
About Neuralink
Connecting brains and machines for a better future
Key Highlights
- Secured FDA approval in 2023 for human trials
- Raised $1.3 billion in Series D funding
- Headquartered in Fremont, CA with 501-1000 employees
- Developing brain-machine interfaces to assist those with paralysis
Neuralink, headquartered in Fremont, CA, is pioneering ultra-high bandwidth brain-machine interfaces aimed at restoring autonomy for individuals with paralysis. With $1.3 billion raised in Series D funding, the company has completed human trials after securing FDA approval in 2023, marking a signifi...
π Benefits
Neuralink offers excellent medical, dental, and vision insurance through a PPO plan, flexible time off, and paid holidays. Employees also benefit from...
π Culture
Neuralink fosters a culture of innovation and ambition, focusing on groundbreaking technology that merges neuroscience with engineering. The company v...
Skills & Technologies
Job Description
About Neuralink:
We are creating devices that enable a bi-directional interface with the brain. These devices allow us to restore movement to the paralyzed, restore sight to the blind, and revolutionize how humans interact with their digital world.
Team Description:
The Brain Interfaces SoC Department delivers chip architecture and silicon implementation of neural recording and stimulation system-on-chip (SoC) for high-bandwidth brain-machine interface applications. We have crafted a team of exceptional engineers whose mission is to push the frontiers of what is possible today and define the future.
Job Description and Responsibilities:
The engineer will be responsible for analog and mixed-signal chip design, from circuit design to layout and verification. Other responsibilities include:
- Design analog circuit building blocks and subsystems in transistor-level to achieve a variety of challenging noise, mismatch, distortion, power consumption, and cost requirements while satisfying top-level specifications
- Works with layout teams to oversee block-level layout of multiple blocks
- Planning and execution of analog verification plan for portion of IP or chip and runs complex simulations and analyses (e.g., power, performance, linearity, yield) on designs
- Designs, programs, and runs complex tests and reviews tests of junior team members; ensures bugs and other issues are identified and appropriately analyzed
- Consults with internal or external users and third-party vendors to guide implementation and ensure alignment with their needs and goals
Required Qualifications:
- Bachelor of Science degree and additional experience in a related technical field for at least 5 years after receiving the BS degree
- Minimum 5 years of experience in analog/mixed-signal integrated CMOS circuit design for a specific area (e.g., delta-sigma ADC, SAR ADC, DAC, VCO, PLL, DLL, Audio CODEC and Class D audio amplifier, high speed PHY & SERDES) with a successful track record of silicon validation
- The ideal candidates are people who get excited about building things, are highly analytical, and enjoy tackling new problems regularly
Preferred Qualifications:
- Masters or PhD in electrical engineering, physics, or other related fields
- Experience with design for high-volume production
- Experience in lab testing of high-precision analog and mixed-signal ICs
- Functional modeling experience and logic verification with Verilog AMS and SystemVerilog
- Experience in design and layout with advanced CMOS FinFET technologies
- Skills in scripting and automation for complex simulation scenarios
Expected Compensation:
The anticipated base salary for this position is expected to be within the following range. Your actual base pay will be determined by your job-related skills, experience, and relevant education or training. We also believe in aligning our employeesβ success with the company's long-term growth. As such, in addition to base salary, Neuralink offers equity compensation (in the form of Restricted Stock Units (RSU)) for all full-time employees.
What We Offer:
Full-time employees are eligible for the following benefits listed below.
- An opportunity to change the world and work with some of the smartest and most talented experts from different fields
- Growth potential; we rapidly advance team members who have an outsized impact
- Excellent medical, dental, and vision insurance through a PPO plan
- Paid holidays
- Commuter benefits
- Meals provided
- Equity (RSUs) *Temporary Employees & Interns excluded
- 401(k) plan *Interns initially excluded until they work 1,000 hours
- Parental leave *Temporary Employees & Interns excluded
- Flexible time off *Temporary Employees & Interns excluded
Interested in this role?
Apply now or save it for later. Get alerts for similar jobs at Neuralink.
Similar Jobs You Might Like
Based on your interests and this role

Analog Ic Design Engineer
Apple is hiring an Analog IC Design Engineer to work on innovative IC designs that enhance user experiences. You'll engage in specifications, behavioral modeling, and transistor-level feasibility studies. This role requires a Bachelor's in Electrical Engineering and 3+ years of relevant experience.

Analog Ic Design Engineer
Apple is hiring an Analog IC Design Engineer to work on innovative IC designs that enhance user experiences. You'll be involved in specifications, behavioral modeling, and driving mask design for upcoming products. This role requires a Bachelor's in Electrical Engineering and 3+ years of relevant experience.

Digital Ic Design Engineer
Neuralink is seeking a Digital IC Design Engineer Intern to work on next-generation chip design for brain-computer interfaces. You'll collaborate with engineers on micro-architecture design and RTL implementation, focusing on low-power digital signal processors and hardware accelerators. This role is ideal for energetic individuals with a passion for building innovative technology.

Electrical Engineer
Apple is hiring a Lead Analog/Mixed-Signal IC Design Engineer to manage and deliver data converters and analog circuits. You'll work with cross-functional teams to architect state-of-the-art designs in San Diego.

Physical Design And Verification Engineer
Neuralink is seeking a Senior Physical Design and Verification Engineer to lead RTL to GDSII physical design implementation. You'll utilize Electronic Design Automation tools and ensure high-quality design verification. This role requires a minimum of 5 years of experience in digital physical design.